Instruction scheduling for a superscalar architecture
Collins, R. and Steven, G.B.
(1996)
Instruction scheduling for a superscalar architecture.
University of Hertfordshire.
It is increasingly accepted that superscalar processors can only achieve their full performance potential through compile-time instruction scheduling. This paper presents preliminary performance results using a Conditional Group Scheduler which targets the HSA processor model developed at the University of Hertfordshire. In particular, we show that guarded instruction execution improves performance by allowing the processor to squash instructions in the Instruction Buffer before they are issued to functional units and enables the scheduler to delete a significant number of branch instructions.
Item Type | Other |
---|---|
Divisions | ?? sbu_scs ?? |
Date Deposited | 18 Nov 2024 12:19 |
Last Modified | 18 Nov 2024 12:19 |
-
picture_as_pdf - CSTR 248.pdf
Share this file
Downloads