Using conditional execution to exploit instruction level concurrency
Multiple-instruction-issue processors seek to improve performance over scalar RISC processors by providing multiple pipelined functional units in order to fetch, decode and execute several instructions per cycle. The process of identifying instructions which can be executed in parallel and distributing them between the available functional units is referred to as instruction scheduling. This paper describes a simple compile-time scheduling technique, called confitional compaction, which uses the concept of conditional execution to move instructions across basic block boundaries. It then presents the results of an investigation into the performance of the scheduling technique using C benchmarks programs scheduled for machines with different functional unit configurations.
Item Type | Other |
---|---|
Uncontrolled Keywords | static instruction scheduling; conditional execution; conditional compaction; resource configurations |
Divisions |
?? sbu_scs ?? ?? rc_csir ?? |
Date Deposited | 18 Nov 2024 12:38 |
Last Modified | 18 Nov 2024 12:38 |
-
picture_as_pdf - CSTR 181.pdf